# DR. AMBEDKAR INSTITUTE OF TECHNOLOGY, BANGALORE

•

(An Autonomous Institution Affiliated to VTU, Belgaum) DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING



|           | LIST OF MEMBERS FOR BOARD OF STUDIES for the Academic year 2019-21<br>Date:11-05-2019 |                                   |                                                                                                                               |                |  |  |
|-----------|---------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|
| SI<br>No. | CATEGORY                                                                              | Nomination<br>of the<br>Committee | Name of the Person with Designation                                                                                           | Signature      |  |  |
| 1         | Head of the Department                                                                | Chairperson                       | Dr. Jayaramaiah.G.V.<br>Professor and Head<br>Department of ECE, Dr.AIT<br>Bengaluru-56                                       | Jaeparanne     |  |  |
|           |                                                                                       | Member 1.                         | Dr.Umadevi.H<br>Professcr, Dept. of ECE, Dr.<br>AIT, Bengaluru-56                                                             | HEBS OOD       |  |  |
|           |                                                                                       | Member 2.                         | Dr. Mahalinga V Mandi,<br>Professor<br>Dept of ECE, Dr.AIT,<br>Bengaluru-56                                                   | 00 D           |  |  |
|           |                                                                                       | Member 3.                         | Smt. Akalpita L Kulkarni<br>Dept of ECE, Dr. AIT,<br>Bengaluru-56<br>Assoc. Professor<br>Dept of ECE, Dr AIT,<br>Bengaluru-56 |                |  |  |
| 2         | Faculty Members at<br>Different Levels Bearing                                        | Member 4.                         | Dr. Ramesh.S<br>Professor, Dept of ECE,<br>Dr.AIT, Bengaluru-56,<br>Bengaluru-56                                              | Q. 11. 1. 19   |  |  |
|           |                                                                                       | Member 5.                         | Smt. Sudha.B.S.<br>Associate Professor<br>Dept of ECE, Dr.AIT.<br>Bengaluru-56                                                | 5 20100 185/19 |  |  |
|           |                                                                                       | Member 6.                         | Dr.Shivaputra<br>Assistant Professor<br>Dept of ECE, Dr.AIT,<br>Bengaluru-56                                                  | constray       |  |  |
|           | · · ·                                                                                 | Member 7.                         | Dr. Jambunath S Baligar<br>Associate Professor<br>Dept of ECE, Dr.AIT,<br>Bengaluru-56                                        | Nim            |  |  |
|           |                                                                                       | Member 8.                         | Dr.Chetan.S<br>Assistant Professor, Dept of<br>ECE, Dr.AIT, Bengaluru-56                                                      | Alete          |  |  |
| 3         | Subject Experts from<br>outside the College                                           | Member 1.                         | Dr. Devendra Jalihal<br>Professor, EEE department<br>IIT Madras, Chennaï-600 036                                              | Dur ögnen      |  |  |

· ·

# DR. AMBEDKAR INSTITUTE OF TECHNOLOGY, BANGALORE

 $e^{+}$ ,  $e^{-}$ 



#### (An Autonomous Institution Affiliated to VTU, Belgaum) DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

| 8   | Post Graduate Meritorious<br>alumnus nominated by<br>Principal | Member   | Mr. Kubendra.K<br>Senior Design Engineer<br>VLSI Group<br>Samsung India,Outer ring<br>Road, Near Marathahalli<br>Bengaluru | . Jon      |
|-----|----------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------|------------|
| 9   |                                                                | Member   | Keerthana N<br>1DA18EC064<br>1 <sup>st</sup> Year ECE.<br>UG Student                                                       | 1-1        |
| ·10 |                                                                | Member   | Vishaka bhat<br>1DA17ec155<br>2 <sup>nd</sup> Year, ECE<br>UG Student                                                      | ZuffML     |
| 11  |                                                                | Member   | Vidhee L<br>1DA17EC150<br>2 <sup>nd</sup> Year, ECE<br>UG Student                                                          | Vidheel    |
| 12  |                                                                | Member   | Sharath N<br>1DA16EC108<br>3 <sup>rd</sup> Year, ECE<br>UG Student                                                         | Sharatti.  |
| 13  | Student Representatives                                        | Member   | Bharath K<br>1DA16EC144<br>3 <sup>rd</sup> Year, ECE<br>UG Student                                                         | BLM        |
| 14  |                                                                | Member   | Heera P<br>1DA16EC041<br>3 <sup>rd</sup> Year, ECE<br>UG Student                                                           | Her        |
| 15  |                                                                | Member . | Kumudini G<br>1DA15EC072<br>4 <sup>th</sup> Year, ECE<br>UG Student                                                        | Rumeanie   |
| 16  |                                                                | Member   | Pranav Jayaram<br>1DA15EC105<br>4 <sup>th</sup> Year, ECE<br>UG Student                                                    | Pri        |
| 17  |                                                                | Member   | Arpitha B V<br>1DA17LVS02<br>2 <sup>nd</sup> Year, M.Tech.<br>PG Student                                                   | ArpithanBy |
| 18  |                                                                | Member   | Chinthana K S<br>1DA17LVS04<br>2 <sup>nd</sup> Year, M.Tech.<br>PG Student                                                 | ct_fl_o.ks |



Dr.Ambedkar Institute of Technology, Bengaluru-56 (An Autonomous Institution Affiliated to Visvesvaraya Technological University, Belagavi) Department of Electronics and Communication Engineering M.Tech. in VLSI Design and Embedded Systems

# **BOS Meeting**

BOS meeting for the academic year 2019-20 conducted at SJB Seminar Hall-001. Dr. AIT campus on Saturday 11<sup>th</sup> May 2019, 11 AM and the following are the points discussed:

#### Minutes of the Meeting

- 1. System Verilog should be core subject (19LVS151).
- 2. Digital system design using Verilog should be core subject (19LVS152).
- 3. Subject -18LVS154 to be made a core subject.
- 4. Add VLSI methodology with respect to analog, digital, SoC design and SoC verification.
- 5. Mathematics subject should not be necessarily a compulsory.
- 6. In advanced embedded system add EDK tools, add advanced topics on hardware and software design.
- 7. SEE should be introduced for minor project / technical seminar.
- 8. Mathematics subject should have VLSI subject related topics.
- 9. Include one elective related to subject machine intelligence/machine learning/artificial intelligence.
- 10. Add recent topics in all the fields.
- 11. As far as possible try to use open source for practical.
- 12. Avoid the text books prior to 2014 edition.
- 13. In mathematics probability and random variables topic is not suitable for VLS1 subjects (linear algebra and differential equations).
- 14. Include Nano-Electronics subject.
- 15. Change the subject name of CMOS VLSI design to Microelectronics.

Laggeer accur & Electronics and Communication Engg. bedkar Institute of Technology. 2ng2!uru - 560056



Dr. AMBEDKAR INSTITUTE OF TECHNOLOGY, BEGALURU – 560056. (An Autonomous Institution Affiliated to Visvesvaraya Technological University, Belgaum)

### Department of Electronics & Communication Engineering Mtech. in VLSI DESIGN & EMBEDDED SYSTEMS

# Minutes of Board of Studies (BOS) Meeting:

The Meeting of Board of Studies (BOS) for PG, Department of Electronics and Communication Engineering was held on 20-08-2020 at 10:30 a.m. under the Chairmanship of the Dr. Ramesh S, Professor and Head, Department of Electronics and Communication Engineering on Digital Platform Google Meet with meeting-link: https://meet.google.com/ozd-eisw-bqy.

At the very outset, the Chairman welcomed all the Internal and External members of BOS to the meeting and gave a preliminary presentation on the agenda items with reference to the scheme and syllabus of PG for the academic year 2020-21

The chairman along with academic coordinator(s) gave a detailed presentation of the courses to be offered to the students in both Core and Elective subjects in semester wise at the Post Graduate level and also briefed the members about the Curriculum Design of the Department for the PG Course.

# **PROCEEDINGS/RESOLUTIONS:**

# The following are the Suggestions of the members of BOS with reference to the presentations:

1. Subjects related to Artificial Intelligence and Machine learning to be incorporated suggested by Dr. Santanu Mahapatra from IISC.

Sol. Incorporated as an elective subject for the third semester

2. Suggested by many BOS members, students should carry out the project work for full one year for that internship need to be completed before the commencement of the 3<sup>rd</sup> semester.

Sol. Internship will be scheduled during the third semester and vacation to provide the maximum time to carry out the project work also

#### **BOS P G Coordinators**

Signatures

- 1. Dr. J S Baligar
- 2. Dr. Chetan S



Professor & Head BOS Chairman



# **Department of Electronics & Communication Engineering**

# Minutes of Board of Studies (BOS) Meeting:

The Meeting of Board of Studies (BOS) of department Electronics and Communication Engineering was held on 19-06-2021 at 11:00 a.m. under the Chairmanship of the Dr.Ramesh S,Professor andHead, Department of Electronics and Communication Engineeringon Digital Platform Google Meet with meeting-id: meet.google.com/oek-ffdx-ngs

At the very outset, the Chairman welcomed all the Internal and External members of BOS to the meeting and gave a preliminary presentation on the agenda items with reference to the scheme and syllabus of PG for the academic year 2022-23.

The chairman along with academic coordinator(s) gave a detailed presentation of the courses to be offered to the students in both Core and Elective subjects in semester wise at the PostGraduate level and also briefed the members about the Curriculum Designof the Department for the PG Course.

# **PROCEEDINGS/RESOLUTIONS:**

The members of BOS suggested to make no changes to the submitted syllabus and approved the syllabus as it is.

CHAIRMAN BOS Dept. of ECE

**BOS Coordinators** 

Signatures

- 1. Dr. J S Baligar
- 2. Dr. Chetan S

| Subject Title: ANALOG IC DESIGN                                         |                                                           |                                |  |  |  |
|-------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|--|--|--|
| Subject Code: LVS21 No. of Credits: 3=4:0:0(LTP) No. of lecture hours/v |                                                           |                                |  |  |  |
| Exam Duration : <b>03 Hours</b>                                         | CIE +(Assignment+Seminar) + SEE =<br><b>40</b> +10+50=100 | Total No. of Contact Hours :52 |  |  |  |

- 1 Understand the MOSFET operations in detail.
- 2 Understand the small signal circuit concepts of MOSFET.
- 3 Analysis of analog circuits parameters based on the small signal circuits.
- 4 Applications OP-Amp in an analog building blocks.
- 5 Design and develop ADC and DAC using different architectures.

| UNIT<br>No | Syllabus Contents                                                               |    | Blooms<br>Taxonomy<br>Level |
|------------|---------------------------------------------------------------------------------|----|-----------------------------|
| 1          | Basic MOS Device Physics: General considerations, MOS I/V                       |    | L1,L2,                      |
|            | Characteristics, second order effects, MOS device models. Single stage          | 10 | L3,                         |
|            | Amplifier: CS stage with resistance load, divide connected load, current        |    |                             |
|            | source load, triode load, CS stage with source degeneration, source             |    |                             |
|            | follower, common-gate stage, cascade stage, choice of device models.            |    |                             |
|            | [Text 1]                                                                        |    |                             |
|            | Differential Amplifiers: Basic difference pair, common mode response,           |    | L1,L2,                      |
| 2          | Differential pair with MOS loads, Gilbert cell. Passive and active Current      | 10 | L3, L4                      |
|            | <b>mirrors:</b> Basic current mirrors, Cascade mirrors, active current mirrors. |    |                             |
|            | [Text 1]                                                                        |    |                             |
|            | Frequency response of CS stage: source follower, Common gate stage,             |    | L1,L2,                      |
| 3          | Cascade stage and Difference pair. Noise in CS stage, C- G stage, source        | 10 | L3, L4                      |
|            | follower, cascade stage, differential pair. [Text 2]                            |    |                             |
|            | Operational Amplifiers: One Stage OP-Amp. Two Stage OP-Amp, Gain                |    | L1,L2,                      |
| 4          | boosting, Common Mode Feedback, Slew rate, PSRR. Compensation of                | 12 | L3, L4                      |
|            | 2stage OP-Amp, Other compensation techniques. Oscillators: Ring                 |    |                             |
|            | Oscillators, LC Oscillators, VCO, Mathematical Model of VCO. PLL:               |    |                             |
|            | Simple PLL, Charge pump PLL, Non-ideal effects in PLL, Delay locked             |    |                             |
|            | loops and applications. Band gap References and Switched capacitor              | •  |                             |
|            | filters. [Text 2]                                                               |    |                             |
|            | Data Converter Architectures: DAC & ADC Specifications, (Qualitative            | 10 | L1,L2,                      |
| 5          | Analysis of )Resistor String DAC, R-2R Ladder Networks, Current Steering        |    | L3, L4                      |
|            | DAC, Charge Scaling DAC, Cyclic DAC, Pipeline DAC, Flash ADC,                   |    |                             |
|            | Pipeline ADC, Integrating ADC, Successive Approximation ADC. [Text 3]           |    |                             |

Note: Each Unit will have internal choice.

### **COURSE OUTCOMES:**

CO1 Model the MOSFET using small signal and large signal analysis

- CO2 Design the CMOS VLSI circuits.
- CO3 Analysis of the CMOS analog circuits.
- CO4 Synthesis of the NMOS analog circuits using PSPICE Models
- CO5 Design analog to digital and digital to analog circuits using NMOS and PMOS transistors
- CO6 Design OPAMP circuit

#### Course outcome and program outcome mapping

| CO1 | PO1,PO2 |
|-----|---------|
|-----|---------|

| CO2 | PO2,PO3 |
|-----|---------|
| CO3 | PO4,PO5 |
| CO4 | PO5,PO6 |
| CO5 | PO6,PO7 |

CO6 PO1,PO2,PO3,PO7

#### **TEXT BOOK**

- 1. BehzadRazavi, Design of Analog CMOS Integrated Circuits", , TMH, 2007.
- 2. R.JacobBaker, CMOS Circuit Design, Layout, and Simulation, Second Edition, Publisher: Wiley-IEEE Press, 1997.
- 3. Phillip E. Allen, Douglas R. Holberg, CMOS Analog Circuit Design, Second Edition, Oxford University Press, 2002.

- Philip E. Allen, Douglas R. Holberg, "CMOS Analog Circuit Design", Oxford University Press, 2<sup>nd</sup> Edition, 2004.
- 2. nptel.ac.in/courses/117106093/.

| Subject Title: ASIC Design      | 1                                                |                                |
|---------------------------------|--------------------------------------------------|--------------------------------|
| Subject Code: 18LVS251          | No. of Credits:3=4:0:0(L:T:P)                    | No. of lecture hours/week : 04 |
| Exam Duration : <b>03 Hours</b> | CIE +(Assignment+Seminar)+ SEE =<br>40+10+50=100 | Total No. of Contact Hours :52 |

- 1. Explain ASIC methodologies and programmable logic cells to implement a function on IC.
- 2. Analyse back-end physical design flow, including partitioning, floor-planning, placement, and routing.
- 3. Gain sufficient theoretical knowledge for carrying out FPGA and ASIC designs.
- 4. Design CAD algorithms and explain how these concepts interact in ASIC design

| UNIT<br>No | Syllabus Contents                                                               | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|---------------------------------------------------------------------------------|----------------|-----------------------------|
| 1          | Introduction To ASICs, Full Custom, Semi-Custom and Programmable                |                | L1,L2,                      |
|            | ASICS, ASIC Design Flow, ASIC Cell Libraries.                                   | 10             | L3                          |
|            | CMOS Logic: Datapath Logic Cells: Datapath Elements, Adders: Carry              |                |                             |
|            | Skip, Carry Bypass, Carry Save, Carry Select, Conditional Sum, Multiplier       |                |                             |
|            | (Booth Encoding), Data Path Operators, I/O Cells.[TEXT1]                        | <u> </u>       |                             |
|            | ASIC Library Design: Logical Effort: Predicting Delay, Logical Area             |                | L1,L2,                      |
| 2          | and Logical Efficiency, Logical Paths, Multi Stage Cells, Optimum               | 10             | L3                          |
|            | Delay and Number Of Stages.                                                     |                |                             |
|            | Programmable ASIC Logic Cells: MUX as Boolean Function                          |                |                             |
|            | Generators, Actel ACT: ACT 1, ACT 2 And ACT 3 Logic Modules, Xilinx             |                |                             |
|            | LCA: XC3000 CLB, Altera FLEX and MAX.[TEXT1]                                    | ļ              |                             |
| _          | Programmable ASIC I/O Cells: Xilinx and Altera I/O Block.                       |                | L1,L2,                      |
| 3          | Low-Level Design Entry: Schematic Entry: Hierarchical Design, Netlist           | 10             | L3, L4                      |
|            | Screener. ASIC Construction: Physical Design, CAD Tools.                        |                |                             |
|            | <b>Partitioning:</b> Goals and Objectives, Constructive Partitioning, Iterative |                |                             |
|            | Partitioning Improvement, KL, FM and Look Ahead Algorithms.                     |                |                             |
|            | [TEXT1]                                                                         |                |                             |
|            | Floor Planning and Placement: Goals and Objectives, Floor Planning              |                | L1,L2,                      |
| 4          | Tools, Channel Definition, I/O And Power Planning and Clock Planning.           | 10             | L3, L4                      |
|            | Placement: Goals and Objectives, Min-Cut Placement Algorithm,                   |                |                             |
|            | Iterative Placement Improvement, Physical Design Flow. [TEXT]                   |                |                             |
| _          | <b>Routing:</b> Global Routing: Goals and Objectives, Global Routing Methods,   | 1.0            | L1,L2,                      |
| 5          | Back-Annotation. Detailed Routing: Goals and Objectives, Measurement            | 12             | L3, L4                      |
|            | of Channel Density, Left-Edge and Area-Routing Algorithms. Special              |                |                             |
|            | Routing, Circuit Extraction and DRC. [TEXT1]                                    | <u> </u>       |                             |

Note: Each Unit will have internal choice.

#### **COURSE OUTCOMES:**

| CO1 | Describe the concepts of ASIC design methodology, data path elements, logical effort and FPGA architectures.                  |
|-----|-------------------------------------------------------------------------------------------------------------------------------|
| CO2 | Analyze the design of FPGAs and ASICs suitable for specific tasks, perform design entry and explain the physical design flow. |
| CO3 | Design data path elements for ASIC cell libraries and compute optimum path delay.                                             |
| CO4 | Understand and identify different Programmable ASIC Logic Cells.                                                              |
| CO5 | Create floor plan including partition and routing with the use of CAD algorithms.                                             |

#### Course outcome and program outcome mapping

| CO1 | PO1,PO2            |
|-----|--------------------|
| CO2 | PO2, PO3, PO4, PO5 |
| CO3 | PO2,PO3,PO4,PO5    |
| CO4 | PO2,PO3, PO4,PO5   |
| CO5 | PO3,PO4, PO5,PO6   |

#### **TEXT BOOK**

1. Michael John Sebastian Smith, "Application - Specific Integrated Circuits" Addison Wesley Professional; 2005.

- 1. Neil H.E. Weste, David Harris, and Ayan Banerjee, "CMOS VLSI Design: A Circuits and Systems Perspective", 3rd edition, Addison Wesley/ Pearson education, 2011.
- VikramArkalgudChandrasetty,"VLSI Design: A Practical Guide for FPGA and ASIC Implementations", Springer, 2011, ISBN: 978-1-4614-1119-2.
- RakeshChadha, Bhasker J., "An ASIC Low Power Primer", Springer, ISBN: 978-1-4614-4270-7.

| Subject Title: DIGITAL IC DESIGN |                                                  |                                |  |  |  |
|----------------------------------|--------------------------------------------------|--------------------------------|--|--|--|
| Subject Code: LVS14              | No. of Credits:3=4:0:0(LTP)                      | No. of lecture hours/week : 04 |  |  |  |
| Exam Duration :03 Hours          | CIE +(Assignment+Seminar)+ SEE =<br>40+10+50=100 | Total No. of Contact Hours :52 |  |  |  |

**Course Learning Objectives:** This course will enable the students to:

- 1. Learn circuit-oriented approach towards digital design
- 2. Illustrate the impact of interconnect wiring on the functionality and performance of a digital gate.
- 3. Infer different approaches to digital timing and clocking circuits
- 4. Understand the impact of clock skew on the behaviour of digital synchronous circuits
- 5. Explain the role of peripheral circuitry such as the decoders, sense amplifiers, drivers and

control circuitry in the design of reliable and fast memories

| UNIT<br>No | Syllabus Contents                                                        | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|--------------------------------------------------------------------------|----------------|-----------------------------|
| 1          | Implementation Strategies For Digital ICS: Introduction, From Custom     |                | L1,L2,                      |
|            | to Semicustom and Structured Array Design Approaches, Custom Circuit     | 12             | L3,                         |
|            | Design, Cell-Based Design Methodology, Standard Cell, Compiled Cells,    |                |                             |
|            | Macrocells, Megacells and Intellectual Property, Semi-Custom Design      |                |                             |
|            | Flow, Array-Based Implementation Approaches, Pre-diffused (or Mask-      |                |                             |
|            | Programmable) Arrays, Pre-wired Arrays, Perspective-The Implementation   |                |                             |
|            | Platform of the Future.                                                  |                |                             |
|            | <b>Coping With Interconnect</b> : Introduction, Capacitive Parasitics,   |                | L1,L2,                      |
| 2          | Capacitance and Reliability-Cross Talk, Capacitance and Performance in   | 10             | L3                          |
|            | CMOS, Resistive Parasitics, Resistance and Reliability-Ohmic Voltage     |                |                             |
|            | Drop, Electromigration, Resistance and Performance-RC Delay, Inductive   |                |                             |
|            | Parasitics, Inductance and Reliability-Voltage Drop, Inductance and      |                |                             |
|            | Performance-Transmission Line Effects, Advanced Interconnect             |                |                             |
|            | Techniques, Reduced-Swing Circuits, Current-Mode Transmission            |                |                             |
|            | Techniques, Perspective: Networks-on-a-Chip.                             |                | 1110                        |
| 3          | Digital Systems, Synchronous Interconnect, Mesochronous interconnect     | 10             | L1,L2,<br>I3I/              |
| 5          | Plesiochronous Interconnect Asynchronous Interconnect Synchronous        | 10             | LJ, L4                      |
|            | Design — An In-depth Perspective Synchronous Timing Basics Sources       |                |                             |
|            | of Skew and litter Clock-Distribution Techniques Latch-Based Clocking    |                |                             |
|            | SelfTimed Circuit Design Self-Timed Logic - An Asynchronous              |                |                             |
|            | Technique, Completion-Signal Generation, Self-Timed Signaling, Practical |                |                             |
|            | Examples of Self-Timed Logic, Synchronizers and Arbiters, Synchronizers- |                |                             |
|            | Concept and Implementation, Arbiters, Clock Synthesis and                |                |                             |
|            | Synchronization Using a Phase-Locked Loop, Basic Concept, Building       |                |                             |
|            | Blocks of a PLL.                                                         |                |                             |

| UNIT<br>No | Syllabus Contents                                                       | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|-------------------------------------------------------------------------|----------------|-----------------------------|
|            | Designing Memory and Array Structures: Introduction, Memory             |                | L1,L2,                      |
| 4          | Classification, Memory Architectures and Building Blocks, The Memory    | 10             | L3, L4                      |
|            | Core, Read-Only Memories, Non-volatile Read-Write Memories, Read-       |                |                             |
|            | Write Memories (RAM), Contents-Addressable or Associative Memory        | r              |                             |
|            | (CAM), Memory Peripheral Circuitry, The Address Decoders, Sense         |                |                             |
|            | Amplifiers, Voltage References, Drivers/Buffers, Timing and Control.    |                |                             |
|            | Designing Memory and Array Structures: Memory Reliability and           |                | L1,L2,                      |
| 5          | Yield, Signal-to-Noise Ratio, Memory yield, Power Dissipation in        | 10             | L3, L4                      |
|            | Memories, Sources of Power Dissipation in Memories, Partitioning of the | ļ              |                             |
|            | memory, Addressing the Active Power Dissipation, Data retention         |                |                             |
|            | dissipation, Case Studies in Memory Design: The Programmable Logic      |                |                             |
|            | Array (PLA), A 4 Mbit SRAM, A 1 Gbit NAND Flash Memory,                 |                |                             |
|            | Perspective: Semiconductor Memory Trends and Evolutions.                |                |                             |

**COURSE OUTCOMES:** After studying this course, students will be able to:

- CO1 Apply design automation for complex circuits using the different implementation methodology like custom versus semi-custom, hardwired versus fixed, regular array versus ad-hoc.
- CO2 Use the approaches to minimize the impact of interconnect parasitics on performance, power dissipation and circuit reliability
- CO3 Impose the ordering of the switching events to meet the desired timing constraints using synchronous, clocked approach.
- CO4 Infer the reliability of the memory
- CO5 Solve application specific integrated circuit problems
- CO6 Design effective arithmetic building blocks

#### Course outcome and program outcome mapping

| CO1 | PO1,PO2         |
|-----|-----------------|
| CO2 | PO2,PO3,PO4     |
| CO3 | PO2,PO3,PO4,PO5 |
| CO4 | PO7,PO8         |
| CO5 | PO3,PO4         |
| CO6 | PO3,PO4,PO5     |

# **TEXT BOOK**

1. Jan M Rabey, Anantha Chandrakasan, BorivojeNikolic, —Digital Integrated Circuits-A Design Perspectivel, PHI, 2nd Edition

- 1. M. Smith, —Application Specific Integrated circuits, Addison Wesley, 1997
- 2. H. Veendrick, --MOS IC's: From Basics to ASICs, Wiley-VCH, 1992.
- Anantha P. Chandrakasan, Robert W. Brodersen, —Low Power Digital CMOS Designl, Kluwer Academic Publisher, 1995.

| Subject Title: EMBEDDED OS |                                 |                                |  |  |  |
|----------------------------|---------------------------------|--------------------------------|--|--|--|
| Subject Code: LVS24        | No. of Credits:3=4:0:0(LTP)     | No. of lecture hours/week : 04 |  |  |  |
| Exam Duration :02 Houng    | CIE +(Assignment+Seminar)+SEE = | Total No. of Contact Hours     |  |  |  |
| Exam Duration .03 Hours    | 40+10+50=100                    | :52                            |  |  |  |

- 1 Introduce the fundamental concepts of Embedded Operating Systems and the real time embedded system.
- 2 Apply concepts relating to operating systems such as Scheduling techniques, Dynamic priority policies.
- 3 Describe concepts related to Multi resource services like blocking, Deadlock, live lock & soft real-time services.
- 4 Study programs for multithreaded applications using suitable techniques.
- 5 Discuss embedded system components, Debugging components and file system components.

| UNIT<br>No | Syllabus Contents                                                        | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|--------------------------------------------------------------------------|----------------|-----------------------------|
| 1          | Real-Time Systems and Resources: Brief history of Real Time Systems,     |                | L1,L2,                      |
|            | A brief history of Embedded Systems. Resource Analysis, Real-Time        | 10             | L3,                         |
|            | Service Utility, scheduling classes, Scheduler concepts, Real-Time OS,   |                |                             |
|            | State transition diagram.                                                |                |                             |
|            | (Text 1)                                                                 |                |                             |
| _          | Processing with Real Time Scheduling: Introduction, Pre-emptive Fixed    |                | L1,L2,                      |
| 2          | Priority Scheduling Policies with timing diagrams, Problems and issues,  | 10             | L3                          |
|            | Feasibility, Rate Monotonic least upper bound (No derivation), Necessary |                |                             |
|            | and Sufficient feasibility, Deadline –Monotonic Policy, Dynamic priority |                |                             |
|            | policies.                                                                |                |                             |
|            | (Text I)                                                                 |                |                             |
| 2          | I/O Resources: Worst case execution time, Execution efficiency, I/O      | 1 1            | L1,L2,                      |
| 3          | Architecture.                                                            | 11             | L3                          |
|            | Memory: Physical hierarchy, Shared Memory, ECC Memory,                   |                |                             |
|            | inversion                                                                |                |                             |
|            | Inversion.<br>Soft rool time services: Missed deadline OoS (Text 1)      |                |                             |
|            | Embaddad OS Concents: Semanhores Mutay Mailhoyas Massage                 |                | 1112                        |
| 4          | queues Pines Process and thread creations Simple Programs                | 10             | $L^{1}, L^{2}, L^{3}$       |
|            | Multithreading Programs related to semanhores message queue Examples     | 10             | LJ, L <del>T</del>          |
|            | of Embedded OS (Text 2)                                                  |                |                             |
|            |                                                                          |                |                             |
|            | Firmware Components: The 3 firmware components, Single step              |                | L1,L2,                      |
| 5          | debugging, Test access ports, Trace Ports.                               | 11             | L3, L4                      |

| UNIT<br>No | Syllabus Contents                                                       | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|-------------------------------------------------------------------------|----------------|-----------------------------|
|            | Performance Tuning: Basic concepts of Drill-Down tuning, Fundamental    |                |                             |
|            | Optimizations.                                                          |                |                             |
|            | High Availability and Reliability Design: Reliability and Availability, |                |                             |
|            | Similarities and Differences, Reliability, Reliable software, available |                |                             |
|            | software, Design Trade-offs. (Text 1)                                   |                |                             |

### **COURSE OUTCOMES:**

- CO1 Discuss the various real time services, real time service utilities, Apply priority based static and dynamic real time scheduling techniques for the given specifications.
- CO2 Select the appropriate system resources (CPU, I/O, Memory, Cache, ECC Memory) to improve the system performance.
- CO3 Analyze deadlock conditions, shared memory problem, priority inversion, missed
- CO4 deadlines and QoS.

Develop the programs for multithreaded applications using suitable techniques.

CO5 Summarize the concepts of Firmware components, performance tuning, High Availability and Reliability Design.

### Course outcome and program outcome mapping

- CO1 PO1,PO2
- CO2 PO1,PO2,PO4,PO5
- CO3 PO1,PO2,PO3,PO5,PO6,PO8
- CO4 PO1,PO2,PO5,PO6,PO7,PO9
- CO5 PO1,PO2,PO5,PO6,PO7, PO8, PO9

### **TEXT BOOK**

- "Real-Time Embedded Systems and Components", Sam Siewert, Cengage Learning India Edition, 2007.
- 2. "Embedded/Real-time Systems", Dr K.V.K.K. Prasad, Dreamtech press, 2017.

- 1. James W S Liu, "Real Time System", Pearson education, 2008.
- 2. nptel.ac.in/courses.

| Subject Title: Embedded System Design with FPGA |                                                       |                                |  |  |  |
|-------------------------------------------------|-------------------------------------------------------|--------------------------------|--|--|--|
| Subject Code: 18LVS322                          | No. of Credits:3=4:0:0(LTP)                           | No. of lecture hours/week :04  |  |  |  |
| Exam Duration :03 Hours                         | CIE +(Assignment+Seminar)+ SEE =<br>30+(10+10)+50=100 | Total No. of Contact Hours :52 |  |  |  |

- 1 Explain the computer hardware and software.
- 2 Describe the concept of Field Programmable gate arrays.
- 3 Explain the Embedded system design tools and design prototyping.
- 4 Describe the various concept of design of utility hardware cores.
- 5 Explain the concepts of Embedded design steps.

| UNIT<br>No | Syllabus Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------|
| 1          | <b>Computer Hardware And Software:</b> Computer System, Computer Software,<br>Machine Language, Assembly Language, High-Level Language, C Programming<br>Language, Instruction Set Architecture, SMPL-CPU Design, CPU Specification,<br>Single-Cycle Implementation, Multi-Cycle Implementation, SAYEH Design and<br>Test, Details of Processor Functionality, SAYEH Datapath, SAYEH Verilog<br>Description, SAYEH Top-Level Testbench / Assembler, SAYEH Hardware<br>Realization.                                                                                                                                                                                                                                                                                                                                                                                                                              | 10             | L1,L2,<br>L3,               |
| 2          | <b>Field Programmable Devices:</b> Read Only Memory, Basic ROM Structure, NOR<br>Implementation, Distributed Gates, Array Programmability, Memory View, ROM<br>Variations, Programmable Logic Arrays, PAL Logic Structure, Product Term<br>Expansion, Three-State Outputs, Registered Outputs, Commercial Parts, Complex<br>Programmable Logic Devices, Altera's MAX 7000S CPLD, Field Programmable<br>gate arrays, Altera's FLEX 10K FPGA, Altera's cyclone FPGA.                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10             | L1,L2,<br>L3,               |
| 3          | <b>Tools For Design And Prototyping:</b> Hardware Design Flow, Datapath of Serial Adder, Serial Adder Controller, HDL Simulation and Synthesis, Pre-Synthesis Simulation, Module Synthesis, Post-Synthesis Simulation, Mixed-Level Design with Quartus II, Project Specification, Block Diagram Design File, Creating and Inserting Design Components, Wiring Design Component, Design Compilation, Design Simulation, Synthesis Results, Design Prototyping, UP3 Board Specification, DE2 Board Specification, Programming DE2 Cyclone II.                                                                                                                                                                                                                                                                                                                                                                     | 10             | L1,L2,<br>L3                |
| 4          | <b>Design Of Utility Hardware Cores:</b> Library Management, Basic IO Device<br>Handling, Debouncer, Single Stepper, Utilizing UPS Basic IO, Utilizing DE2 Basic<br>IO, Frequency Dividers, Seven Segment Displays, SSD Driver, Testing DE2 SSD<br>Driver, LCD Display Adapter, Writing into LCD, LCD Initialization, Display<br>Driver with Initialization, Testing the LCD Driver (UPS), Testing the LCD Driver<br>(DE2), Keyboard Interface Logic, Serial Data Communication, Power-On Routine,<br>Codes and Commands, Keyboard Interface Design, VGA Interface Logic, VGA<br>Driver Operation, Monitor Synchronization Hardware, Character Display, VGA<br>Driver for Text Data, VGA Driver Prototyping (UPS), VGA Driver Prototyping<br>(DE2).<br><b>Design With Embedded Processors:</b> Embedded Design Steps, Processor<br>Selection, Processor Interfacing, Developing Software, Filter Design, Filter | 11             | L1,L2,<br>L3, L4            |

| UNIT<br>No | Syllabus Contents                                                                   | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|-------------------------------------------------------------------------------------|----------------|-----------------------------|
|            | Building the FIR Filter, Design of a Microcontroller, System Platform,              |                |                             |
|            | Microcontroller Architecture.                                                       |                |                             |
|            | Design Of An Embedded System: Designing an Embedded System, Nios II                 |                | L1,L2,                      |
| 5          | Processor, Configurability Features of Nios II, Processor Architecture, Instruction | 11             | L3, L4                      |
|            | Set, Nios II Alternative Cores, Avalon Switch Fabric, Avalon Specification, Address |                |                             |
|            | Decoding Logic, Data-path Multiplexing, Wait-state Insertion, Pipelining, Endian    |                |                             |
|            | Conversion, Native Address Alignment and Dynamic Bus Sizing, Arbitration for        |                |                             |
|            | Multi-Master Systems, Burst Management, Clock Domain Crossing, Interrupt            |                |                             |
|            | Controller, Reset Distribution, SOPC Builder Overview, Architecture of SOPC         |                |                             |
|            | Builder Systems, Functions of SOPC Builder, IDE Integrated Development              |                |                             |
|            | Environment, IDE Project Manager, Source Code Editor, C/C++ Compiler,               |                |                             |
|            | Debugger, Flash Programmer, An Embedded System Design: Calculator, System           |                |                             |
|            | Specification, Calculating Engine, Calculator IO interface, Design of Calculating   |                |                             |
|            | Engine, Building Calculator Software, Calculator Program, Completing the            |                |                             |
|            | Calculator System.                                                                  |                |                             |

### **COURSE OUTCOMES**

- CO1 Describe the concept of Machine Language, Assembly Language, High-Level Language.
- CO2 Analyze the concept of SAYEH Top-Level Testbench / Assembler.
- CO3 Describe the structure of PLA and PAL arrays.
- CO4 Discuss the concept of Altera's MAX 7000S CPLD.
- CO5 Evaluate the HDL Simulation and Synthesis.

#### Course outcome and program outcome mapping

| CO1 | PO2, PO3, PO4, PO5, PO12                |
|-----|-----------------------------------------|
| CO2 | PO2, PO3, PO4, PO5, PO6, PO12           |
| CO3 | PO1, PO2, PO3, PO4, PO5, PO6, PO12      |
| CO4 | PO1, PO2, PO3, PO4, PO5, PO6, PO12      |
| CO5 | PO1, PO2, PO3, PO4, PO5, PO6, PO8, PO12 |
|     |                                         |

#### **TEXT BOOKS:**

1. Embedded Core Design with FPGAs, 1e, Zainalabedin Navabi, McGrawHill 2008.

#### **REFERENCE BOOKS:**

1. Embedded Systems Design with FPGAs, Athanas, Peter, Pnevmatikatos, Dionisios, Sklavos, Nicolas, Springer, 2013.

| Subject Title: NETWORK SECURITY AND CRYPTOGRAPHY |                                                  |                                |  |  |  |
|--------------------------------------------------|--------------------------------------------------|--------------------------------|--|--|--|
| Subject Code: 18LVS252                           | No. of Credits:3=4:0:0(LTP)                      | No. of lecture hours/week : 04 |  |  |  |
| Exam Duration : <b>03 Hours</b>                  | CIE +(Assignment+Seminar)+ SEE =<br>40+10+50=100 | Total No. of Contact Hours :52 |  |  |  |

- 1 Identify and utilize different forms of cryptography techniques.
- 2 Incorporate authentication and security in the network applications.
- 3 Distinguish among different types of threats to the system and handle the same.

| UNIT<br>No | Syllabus Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------|
| 1          | Security<br>– Need, security services, Attacks, OSI Security Architecture, one time<br>passwords, Model for Network security, Classical Encryption Techniques<br>like substitution ciphers, Transposition ciphers, Cryptanalysis of Classical<br>Encryption Techniques<br>[TEXT1]                                                                                                                                                                                                                                                                               | 12             | L1,L2,<br>L3,               |
| 2          | Number Theory<br>- Introduction, Fermat's and Euler's Theorem, The Chinese Remainder<br>Theorem, Euclidean Algorithm, Extended Euclidean Algorithm, and<br>Modular Arithmetic. [TEXT1]                                                                                                                                                                                                                                                                                                                                                                          | 10             | L1,L2,<br>L3, L4            |
| 3          | <ul> <li>Private-Key (Symmetric) Cryptography</li> <li>Block Ciphers, Stream Ciphers, RC4 Stream cipher, Data Encryption Standard (DES), Advanced Encryption Standard (AES), Triple DES, RC5, IDEA, Linear and Differential Cryptanalysis.</li> <li>[TEXT1]</li> </ul>                                                                                                                                                                                                                                                                                          | 10             | L1,L2,<br>L3, L4            |
| 4          | Public-Key (Asymmetric) Cryptography<br>- RSA, Key Distribution and Management, Diffie-Hellman Key Exchange,<br>Elliptic Curve Cryptography, Message Authentication Code, hash<br>functions, message digest algorithms: MD4 MD5, Secure Hash algorithm,<br>RIPEMD-160, HMAC. [TEXT1]                                                                                                                                                                                                                                                                            | 10             | L1,L2,<br>L3, L4            |
| 5          | <ul> <li>Authentication</li> <li>IP and Web Security Digital Signatures, Digital Signature Standards,<br/>Authentication Protocols, Kerberos, IP security Architecture, Encapsulating<br/>Security Payload, Key Management, Web Security Considerations, Secure<br/>Socket Layer and Transport Layer Security, Secure Electronic Transaction.</li> <li>System Security</li> <li>Intruders, Intrusion Detection, Password Management, Worms, viruses,<br/>Trojans, Virus Countermeasures, Firewalls, Firewall Design Principles,<br/>Trusted Systems.</li> </ul> | 10             | L1,L2,<br>L3, L4            |

| UNIT<br>No | Syllabus Contents | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|-------------------|----------------|-----------------------------|
|            | [TEXT1]           |                |                             |

#### **COURSE OUTCOMES:**

- CO1 Define the basic concepts of network security, classical encryption, number theory, Private key, public key, authentication and network security
- CO2 Understand the structures of cryptographic algorithms and their applications.
- CO3 Apply the concept of classical encryption techniques to existing standard algorithms.
- CO4 Illustrate the significance of cryptographic algorithms and their applications in network security.
- CO5 Design the private key and public key, authentication functions for applications in network security.

#### Course outcome and program outcome mapping

| CO1 | PO1,PO2,PO6       |
|-----|-------------------|
| CO2 | PO1,PO2,PO6, PO10 |

- CO3 PO1,PO2
- CO4 PO1,PO2,PO6,PO10
- CO5 PO1,PO2, PO6,PO10

#### **TEXT BOOK**

1. William Stallings, "Cryptography and Network Security, Principles and Practices", Pearson Education, 3rd Edition.

- 1. Charlie Kaufman, Radia Perlman and Mike Speciner, "Network Security, Private Communication in a Public World", Prentice Hall, 2nd Edition
- Christopher M. King, ErtemOsmanoglu, Curtis Dalton, "Security Architecture, Design Deployment and Operations", RSA Pres,
- 3. Stephen Northcutt, LenyZeltser, Scott Winters, Karen Kent, and Ronald W. Ritchey,

"Inside Network Perimeter Security", Pearson Education, 2nd Edition

4. Richard Bejtlich, "The Practice of Network Security Monitoring: Understanding Incident.Detection and Response", William Pollock Publisher, 2013.

| Subject Title: PROGRAMMING LANGUAGES FOR EMBEDDED SOFTWARE |                                                  |                                |  |  |  |
|------------------------------------------------------------|--------------------------------------------------|--------------------------------|--|--|--|
| Subject Code: LVS154                                       | No. of Credits:3=4:0:0(LTP)                      | No. of lecture hours/week : 04 |  |  |  |
| Exam Duration : <b>03 Hours</b>                            | CIE +(Assignment+Seminar)+ SEE =<br>40+10+50=100 | Total No. of Contact Hours :52 |  |  |  |

This course will enable the students to:

- 1. Write an embedded C application of moderate complexity.
- 2. Develop and analyse algorithms in C++.
- 3. Differentiate interpreted languages from compiled languages.
- 4. Understanding of various scripting languages.
- 5. Development of firmware for embedded system.

| UNIT | Syllabus Contents                                                                                                                                                                                                                                                                                                                                                                                                                                            | No of | Blooms            |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|
| No   | ]                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       | Taxonomy<br>Level |
| 1    | <b>Embedded 'C' Programming</b> - Bitwise operations, Dynamic memory allocation, OS services - Linked stack and queue, Sparse matrices, Binary tree - Interrupt handling in C, Code optimization issues - Writing LCD drives, LED drivers, Drivers for serial port communication - Embedded Software Development Cycle and Methods (Waterfall, Agile)                                                                                                        | 10    | L1,L2,L3.         |
| 2    | <b>Object Oriented Programming</b> - Introduction to procedural, modular, object-oriented and generic programming techniques, Limitations of procedural programming, objects, classes, data members, methods, data encapsulation, data abstraction and information hiding, inheritance, polymorphism, CPP Programming: 'cin', 'cout', formatting and I/O manipulators, new and delete operators, Defining a class, data members and methods, 'this' pointer, | 12    | L1,L2,L3.         |
| 3    | <b>Constructors, destructors, friend function, dynamic memory</b><br><b>allocation, Overloading and Inheritance</b> : Need of operator overloading,<br>overloading the assignment, overloading using friends, type conversions,<br>single inheritance, base and derived classes, friend classes, types of<br>inheritance, hybrid inheritance, multiple inheritance, virtual base class,<br>polymorphism, virtual functions                                   | 10    | L1,L2,L3.         |
| 4    | <b>Templates:</b> Function template and class template, member function templates and template arguments, Exception Handling: syntax for exception handling code: try-catch- throw, Multiple Exceptions.                                                                                                                                                                                                                                                     | 10    | L1,L2,L3          |

| I | UNIT                                                                      | Syllabus Contents                                                | No of    | Blooms   |
|---|---------------------------------------------------------------------------|------------------------------------------------------------------|----------|----------|
|   | No                                                                        |                                                                  | Hours    | Taxonomy |
|   |                                                                           |                                                                  |          | Level    |
| I |                                                                           | Scripting Languages Overview of Scripting Languages – PERL, CGI, |          |          |
| 5 | VB Script, Java Script. PERL: Operators, Statements Pattern Matching etc. |                                                                  |          |          |
|   | Data Structures, Modules, Objects, Tied Variables, Inter process          | 10                                                               | L1,L2,L3 |          |
|   | Communication Threads, Compilation & Line Interfacing.                    |                                                                  |          |          |
|   | Communication Threads, Compilation & Line Interfacing.                    |                                                                  |          |          |

### **COURSE OUTCOMES:**

| CO1 | Able to develop embedded C application of moderate complexity. |
|-----|----------------------------------------------------------------|
| CO2 | Able to develop and analyse algorithms in C++                  |
| CO3 | To choose between the compiled and interpreted language.       |
| CO4 | Can take decision to choose best scripting language            |
|     |                                                                |

CO5 Able to write firmware for embedded systems.

# Course outcome and program outcome mapping

| CO1 | PO3,PO4  |
|-----|----------|
| CO2 | PO3,PO4  |
| CO3 | PO3,PO4, |
| CO4 | PO3,PO4  |
|     |          |

CO5 PO3,PO4

### TEXT BOOK/ REFERENCE BOOKS/WEBLINKS

- 1. Michael J. Pont, "Embedded C", Pearson Education, 2nd Edition, 2008
- 2 Michael Berman, "Data structures via C++", Oxford University Press, 2002
- 3. Randal L. Schwartz, "Learning Perl", O'Reilly Publications, 6th Edition 2011
- 4 Robert Sedgewick, "Algorithms in C++", Addison Wesley Publishing Company, 1999

5 Abraham Silberschatz, Peter B, Greg Gagne, "Operating System Concepts", John Willey & Sons, 2005.

| Subject Title: STATIC TIMING ANALYSIS |                                   |                                |  |  |  |
|---------------------------------------|-----------------------------------|--------------------------------|--|--|--|
| Subject Code: 18LVS323                | No. of Credits:4=4:0:0(LTP)       | No. of lecture hours/week :04  |  |  |  |
|                                       | CIE +(Assignment+Seminar) + SEE = | Total No. of Contact Hours :52 |  |  |  |
| Exam Duration: 03 Hours               | 20+10+70=100                      |                                |  |  |  |

- 1 Understand timing analyses at various process, environment and interconnect corners.
- 2 Apply the learnt concepts of STA to evaluate the delay of the circuits.
- 3 Understand and analyse the signal integrity issues for the IC. Generate the timing analysis report using EDA tool.
- 4 Understand verification and analyze the generated report to identify issues for the violation
- 5. Learn different techniques to meet timing in an IC design. Set up the timing analysis environment and perform the timing analysis for various cases.

| UNIT<br>No | Syllabus Contents                                                         | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|---------------------------------------------------------------------------|----------------|-----------------------------|
|            | Introduction: Nanometer Designs, What is Static Timing Analysis?. Why     |                | L1,L2                       |
| 1          | Static Timing Analysis?, Crosstalk and Noise, Design Flow, CMOS Digital   | 10             |                             |
|            | Designs, FPGA Designs, Asynchronous Designs, STA at Different Design      |                |                             |
|            | Phases, Limitations of Static Timing Analysis, Power Considerations,      |                |                             |
|            | Reliability Considerations,                                               |                |                             |
|            | STA Concepts: CMOS Logic Design, Basic MOS Structure, CMOS Logic          |                |                             |
|            | Gate, Standard Cells, Modeling of CMOS Cells, Switching Waveform,         |                |                             |
|            | Propagation Delay, Slew of a Waveform, Skew between Signals, Timing       |                |                             |
|            | Arcs and Unateness, Min and Max Timing Paths, Clock Domains, Operating    |                |                             |
|            | Conditions .                                                              |                |                             |
|            | Standard Cell Library: Pin Capacitance, Timing Modeling, Linear Timing    |                | L1,L2                       |
| 2          | Model, Non-Linear Delay Model, Example of Non-Linear, Delay Model         | 10             |                             |
|            | Lookup, Threshold Specifications and Slew Derating Timing Models -        |                |                             |
|            | Combinational Cells, Delay and Slew Models, Positive or Negative Unate,   |                |                             |
|            | General Combinational Block, TimingModels - Sequential Cells,             |                |                             |
|            | Synchronous Checks: Setup and Hold, Example of Setup and Hold Checks,     |                |                             |
|            | Negative Values in Setup and Hold Checks, Asynchronous Checks,            |                |                             |
|            | Recovery and Removal Checks Pulse Width Checks, Example of Recovery,      |                |                             |
|            | Removal and Pulse Width Checks, Propagation Delay, State-Dependent        |                |                             |
|            | Models XOR, XNOR and Sequential Cells, Interface Timing Model for a       |                |                             |
|            | Black Box, Advanced Timing Modeling, Receiver Pin Capacitance,            |                |                             |
|            | Specifying Capacitance at the Pin Level, Specifying Capacitance at the    |                |                             |
|            | Timing Arc Level, Output Current, Models for Crosstalk Noise Analysis, DC |                |                             |
|            | Current, Output Voltage,, Propagated Noise, Noise Models for Two-Stage    |                |                             |
|            | Cells, Noise Models for Multi-stage and Sequential Cells, Other Noise     |                |                             |

| UNIT<br>No | Syllabus Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    | Blooms<br>Taxonomy<br>Level |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------------------|
|            | Models, Power Dissipation Modeling, Active Power, Double Counting<br>Clock Pin Power, Leakage Power, Other Attributes in Cell Library, Area<br>Specification, Function Specification, SDF Condition, Characterization and<br>Operating Conditions, What is the Process Variable, Derating using K-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |                             |
|            | factors, Library Units.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    | 1110                        |
| 3          | Interconnect Parasitics: RLC for Interconnect, Wireload Models,<br>Interconnect Trees, Specifying Wireload Models, Representation of<br>Extracted Parasitics, Detailed Standard Parasitic Format, Reduced Standard<br>Parasitic Format, Standard Parasitic Exchange Format, Representing<br>Coupling Capacitances, Hierarchical Methodology, Block Replicated in<br>Layout, Reducing Parasitics for Critical Nets, Reducing Interconnect<br>Resistance, Increasing Wire Spacing, Parasitics for Correlated Nets.<br><b>Delay Calculation</b> : Overview, Delay Calculation Basics, Delay Calculation<br>with Interconnect, Pre-layout Timing, Post-layout Timing, Cell Delay using<br>Effective Capacitance, Interconnect Delay, Elmore Delay, Higher Order<br>Interconnect Delay Estimation, Full Chip Delay Calculation, Slew Merging,<br>Different Slew Thresholds, Different Voltage Domains, Path Delay | 11 | L1,L2,<br>L3, L4            |
|            | Calculation, Combinational Path Delay, Path to a Flip-flop, Input to Flip-<br>flop Path, Flip-flop to Flip-flop Path, Multiple Paths, Slack Calculation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |                             |
| 4          | <b>Configuring the STA Environment</b> : What is the STA Environment?<br>Specifying Clocks, Clock Uncertainty, Clock Latency, Generated Clocks,<br>Example of Master Clock at Clock Gating Cell Output, Generated Clock<br>using Edge and Edge_shift Options, Generated Clock using Invert Option,<br>Clock Latency for Generated Clocks, Typical Clock Generation Scenario,<br>Constraining Input Paths, Constraining Output Paths, Example A, Example<br>B, Example C, Timing Path Groups, Modeling of External Attributes,<br>Modeling Drive Strengths, Modeling Capacitive Load, Design Rule Checks,<br>Virtual Clocks, Refining the Timing Analysis, Specifying Inactive Signals,<br>Breaking Timing Arcs in Cells, Point-to-Point Specification, Path<br>Segmentation.                                                                                                                                 | 11 | L1,L2,<br>L3, L4            |
| 5          | <b>Timing Verification</b> : Setup Timing Check, Flip-flop to Flip-flop Path, Input<br>to Flip-flop Path, Input Path with Actual Clock, Flipflop to Output Path,<br>Input to Output Path, Frequency Histogram, Hold Timing Check, Flip-flop<br>to Flip-flop Path, Hold Slack Calculation, Input to Flip-flop Path, Flip-flop<br>to Output Path, Flip-flop to Output Path with Actual Clock, Input to Output<br>Path, Multicycle Paths, Crossing Clock Domains, False Paths, Half- Cycle<br>Paths, Removal Timing Check, Recovery Timing Check, Timing across                                                                                                                                                                                                                                                                                                                                                 | 10 | L1,L2,<br>L3, L4            |

| UNIT<br>No | Syllabus Contents                                                      | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|------------------------------------------------------------------------|----------------|-----------------------------|
|            | Clock Domains, Slow to Fast Clock Domains, Fast to Slow Clock Domains, |                |                             |
|            | Half-cycle Path - Case 1, Half-cycle Path - Case 2, Fast to Slow Clock |                |                             |
|            | Domain, Slow to Fast Clock Domain, Multiple Clocks, Integer Multiples, |                |                             |
|            | Non-Integer Multiples, Phase Shifted.                                  |                |                             |

# **COURSE OUTCOMES**

- CO1 Evaluate the delay of any given digital circuits.
- CO2 Prepare the resources to perform the static timing analysis using EDA tool.
- CO3 Prepare timing constraints for the design based on the specification.
- CO4 Generate the timing analysis report using EDA tool for different checks.
- CO5 Perform verification and analyse the generated report to identify critical issues and bottleneck for the violation and suggest the techniques to make the design to meet timing

# Course outcome and program outcome mapping

- CO1 PO1,PO2,PO3,PO4,PO5
- CO2 PO2,PO3,PO4
- CO3 PO3,PO4
- CO4 PO3,PO4,PO5,
- CO5 PO2,PO3,PO4,PO7
- CO6 PO1,PO2,PO4,PO5,PO8,PO12

# **TEXT BOOK:**

1. J. Bhasker, R Chadha, "Static Timing Analysis for Nanometer Designs: A Practical Approach", Springer, 2009.

- 1. Sridhar Gangadharan, Sanjay Churiwala, "Constraining Designs for Synthesis and Timing Analysis A Practical Guide to Synopsis Design Constraints (SDC)", Springer, 2013.
- 2. Naresh Maheshwari and Sachin Sapatnekar, "Timing Analysis and Optimization of Sequential Circuits", Springer Science and Business Media, 1999.

| Subject Title: SYSTEM VERILOG PROGRAMMING |                                                  |                                |  |  |  |
|-------------------------------------------|--------------------------------------------------|--------------------------------|--|--|--|
| Subject Code: LVS151                      | No. of Credits:3=4:0:0(LTP)                      | No. of lecture hours/week : 04 |  |  |  |
| Exam Duration : <b>03 Hours</b>           | CIE +(Assignment+Seminar)+ SEE =<br>40+10+50=100 | Total No. of Contact Hours :52 |  |  |  |

This course will enable the students to:

- 1. Understand digital system verification using object oriented methods
- 2. Learn the System Verilog language for digital system verification.
- 3. Create/build test benches for the basic design/methodology.
- 4. Use constrained random tests for verification
- 5. Understand concepts of functional coverage

| UNIT<br>No | Syllabus Contents                                                                                                                                                                                                      | No of<br>Hours | Blooms<br>Taxonomy<br>Level |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------|
| 1          | <b>Verification Guidelines</b> : The verification process, basic test bench functionality, directed testing, methodology basics, constrained random stimulus, rendomization functional coverage test banch components. | 12             | L1,L2,<br>L3,               |
|            | <b>Data Types</b> : Built in Data types, fixed and dynamic arrays, Queues, associative                                                                                                                                 |                |                             |
|            | arrays, linked lists, array methods, choosing a storage type, creating new types<br>with type def, creating user defined structures, type conversion, Enumerated types,<br>constants and strings. Expression width.    |                |                             |
|            | Procedural Statements and Routines: Procedural statements, Tasks, Functions                                                                                                                                            |                | L1,L2,                      |
| 2          | and void functions, Task and function overview, Routine arguments, returning                                                                                                                                           | 10             | L3                          |
|            | from a routine, Local data storage, time values.<br>Converting the test bench and design: Separating the test bench and design. The                                                                                    |                |                             |
|            | interface construct. Stimulus timing. Interface driving and sampling. System                                                                                                                                           | ĺ              |                             |
|            | Verilog assertions.                                                                                                                                                                                                    |                |                             |
| 3          | <b>Randomization</b> : Introduction, Randomization in System Verilog, Constraint details, Solution probabilities, Valid constraints, In-line constraints, Random                                                       | 10             | L1,L2,<br>L3, L4            |
|            | number functions, Common randomization problems, Iterative and array constraints, Random control. and Synchronization Using a Phase-Locked Loop, Regia Concert, Ruilding Phases of a PL                                | ,              |                             |
|            | Dasic Concept, Building Blocks of a PLL.<br>Threads and Interprocess Communication: Working with threads Disabling                                                                                                     |                | 1112                        |
| 4          | threads, Interprocess communication, Events, semaphores, Mailboxes, Building a                                                                                                                                         | 10             | L1,L2,<br>L3, L4            |
|            | test bench with threads and Interprocess Communication.                                                                                                                                                                | - 0            | 20,21                       |
|            | Functional Coverage: Coverage types, Coverage strategies, Simple coverage                                                                                                                                              | ţ.             | L1,L2,                      |
| 5          | example, Anatomy of Cover group and Triggering a Cover group, Data sampling,                                                                                                                                           | 10             | L3, L4                      |
|            | Cross coverage, Generic Cover groups, Coverage options, Analyzing coverage data measuring coverage statistics during simulation                                                                                        |                |                             |
|            | aua, measuring coverage substes during simulation.                                                                                                                                                                     |                |                             |

Note: Each Unit will have internal choice.

**COURSE OUTCOMES:** After studying this course, students will be able to:

- CO1 Write test benches for moderately complex digital circuits
- CO2 Use System Verilog language to implement digital systems
- CO3 Appreciate functional coverage
- CO4 Apply constrained random tests benches using System Verilog
- CO5 Analyze a verification case and apply System Verilog to verify the design
- CO6 VLSI Verification software's effectively to implement and verify digital systems

#### Course outcome and program outcome mapping

| CO1 | PO1,PO2         |
|-----|-----------------|
| CO2 | PO2,PO3,PO4     |
| CO3 | PO2,PO3,PO4,PO5 |
| CO4 | PO7,PO8         |
| CO5 | PO3,PO4         |
| CO6 | PO3,PO4,PO5     |

#### **TEXT BOOK**

1. Chris Spear, 'System Verilog for Verification – A guide to learning the Test bench language features', Springer Publications, 2nd Edition, 2010.

#### **REFERENCE BOOKS/WEBLINKS**

 Stuart Sutherland, Simon Davidmann, Peter Flake, —System Verilog for Design A guide to using system verilog for Hardware design and modelling, Springer Publications, 2nd Edition, 2006.

# Subject Title: VLSI DESIGN VERIFICATION AND TESTING Subject Code: LVS22 No. of Credits:3=4:0:0(LTP) No. of lecture hours/week : 04 Exam Duration :03 Hours CIE +(Assignment+Seminar)+ SEE = 40+10+50=100 Total No. of Contact Hours :52

#### **Course Learning Objectives**

- 1 Model and simulate different types of faults in digital circuits at the gate level.
- 2 Establish equivalence and dominance relationships of faults in a circuit.
- 3 Critique and compare automatic test pattern generation algorithms with respect to search space, speed, fault coverage and other criteria.
- 4 Understand the meaning of physical design and static timing analysis.
- 5 Understand about BICMOS and other technologies.

| UNIT |                                                                                    | No of | Blooms   |
|------|------------------------------------------------------------------------------------|-------|----------|
| No   | Syllabus Contents                                                                  | Hours | Taxonomy |
|      |                                                                                    |       | Level    |
| 1    | Introduction to Testing: Testing Philosophy, Role of Testing, Digital and          |       | L2,L3    |
|      | Analog VLSI Testing, VLSI Technology Trends Affecting Testing. Faults              | 10    |          |
|      | in Digital Circuits: Failures and Faults, Modeling of Faults, Temporary            | 10    |          |
|      | Faults.                                                                            |       |          |
|      | Test Generation for Combinational Logic Circuits: Fault Diagnosis of               |       |          |
|      | Digital Circuits, Test Generation Techniques for Combinational Circuits,           |       |          |
|      | Detection of Multiple Faults in Combinational Logic Circuits. [TEXT1]              |       |          |
|      | <b>Design of Testable Sequential Circuits:</b> Controllability and                 |       | L3. I.4  |
|      | Observability, Ad Hoc Design Rules for Improving Testability, Design of            |       | ,        |
| 2    | <sup>2</sup> Diagnosable Sequential Circuits, The Scan-Path Technique for Testable |       |          |
|      | Sequential Circuit Design, Level-Sensitive Scan Design, Random Access              |       |          |
|      | Scan Technique. Partial Scan. Testable Sequential Circuit Design Using             |       |          |
|      | Nonscan Techniques, Cross Check, Boundary Scan. Built-In Self Test:                |       |          |
|      | Test Pattern Generation for BIST, Output Response Analysis, Circular               |       |          |
|      | BIST, BIST Architectures.[TEXT1]                                                   |       |          |
|      | Importance of Design Verification: What is verification? What is attest            |       | L2,L3    |
| 2    | bench? The importance of verification, Reconvergence model, Formal                 | 00    |          |
| 3    | verification, Equivalence checking, Model checking, Functional                     | 09    |          |
|      | verification.                                                                      |       |          |
|      | Verification Tools: Linting tools: Limitations of linting tools,                   |       |          |
|      | lintingverilog source code, linting VHDL source code, lintingOpenVera              |       |          |
|      | and esource code, code reviews. Simulators: Stimulus and response, Event           |       |          |

| UNIT | Syllabus Contents                                                                                                                                                                                                               | No of | Blooms   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|
| No   |                                                                                                                                                                                                                                 | Hours | Taxonomy |
|      |                                                                                                                                                                                                                                 |       | Level    |
|      | based simulation, cycle based simulation, Co-simulators, verification                                                                                                                                                           |       |          |
|      | intellectual property: hardware modelers, waveform viewers.[TEXT2]                                                                                                                                                              |       |          |
|      | The verification plan: The role of verification plan: specifying the                                                                                                                                                            |       | L1,L2    |
| 4    | verification plan, defining the first success. Levels of verification: unit<br>level verification, reusable components verification, ASIC and FPGA<br>verification system level verification board level verification verifying | 12    |          |
|      | strategies, verifying responses. [TEXT2]                                                                                                                                                                                        |       |          |
|      | Static Timing Verification: Concept of static timing analysis. Cross talk                                                                                                                                                       |       | L2,L3    |
| 5    | and noise. Limitations of STA. slew of a wave form, Skew between the                                                                                                                                                            | 00    |          |
|      | signals, Timing arcs and unateness, Min and Max timing paths, clock                                                                                                                                                             |       |          |
|      | domains, operating conditions, critical path analysis, false paths, Timing                                                                                                                                                      |       |          |
|      | models.[TEXT2]                                                                                                                                                                                                                  |       |          |
|      |                                                                                                                                                                                                                                 | 1 1   | l        |

# **COURSE OUTCOMES:**

| CO1 | Illustrate the fundamentals principles of VLSI testing      |
|-----|-------------------------------------------------------------|
| CO2 | Identify the testing code for the digital circuits          |
| CO3 | Compare the difference between testing and verification     |
| CO4 | Analyse the various VLSI testing and verification concepts. |
| CO5 | Construct the Levels of verification and Plan               |

# Course outcome and program outcome mapping

| CO1 | PO1,PO2         |
|-----|-----------------|
| CO2 | PO2,PO3,PO4     |
| CO3 | PO2,PO3,PO4,PO5 |
| CO4 | PO7,PO8         |
| CO5 | PO3,PO4         |

# **TEXT BOOK**

- 1. P K Lala, "Digital Circuit Testing and Testability", First Edition, Academic Press, 1997
- M L Bushnell and V D Agrawal, "Essentials of Electronic Testing for Digital, Memory and Mixed Signal VLSI Circuits", First Edition, Kluwar Academic Publishers, New York, 2002

- Janick Bergeron, "Writing Test Benches: Functional Verification of HDL Models", Second Edition, Kluwar Academic Publishers, 2003
- Bhasker J, Chadha and Rakesh, "Static Timing Analysis for Nanometer Designs-A Practical Approach", First Edition, Springer Publications, 2009